
Enhanced Serial Communication Interface (ESCI)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1353
31.3.2.10 LIN receive register (eSCI_LRR)
This register provides the data bytes of received in case of an LIN RX frame was initiated.
Table 31-14. eSCI_LTR field descriptions
Field
Description
DATA
Value written in the most recent successful write access.
P
Identifier Parity. This field provides the identifier parity which is used to create the protected identifier if the
automatic identifier parity generation is disabled, i.e the PRTY bit in
LIN Control Register 1 (eSCI_LCR1)
is 0.
ID
Identifier. This field is used for the identifier field in the protected identifier.
LEN
Frame Length. This field defines the number of data bytes to be transmitted or received.
CSM
Checksum Model. This bit controls the checksum calculation model used.
0 Classic Checksum Model (LIN 1.3).
1 Enhanced Checksum Model (LIN 2.0).
CSE
Checksum Enable. This bit control the generation and checking of the checksum byte.
0 No generation and checking of checksum byte.
1 Generation and checking of checksum byte.
CRC
CRC Enable. This bit controls the generation of checking standard or enhanced LIN frames, which are described
in
Section 31.4.6.2, LIN frame formats
0 Standard LIN frame generation and checking.
1 Enhanced LIN frame generation and checking.
TD
Transfer Direction. This bit control the transfer direction of the data, crc, and checksum byte fields.
0 Data, CRC, and Checksum byte fields received, described in
Section 31.4.6.4, LIN RX frame generation
1 Data, CRC, and Checksum byte fields transmitted, described in
Section 31.4.6.3, LIN TX frame generation
.
TO
Timeout Value. The content of the field depends on the transfer direction.
RX frame: Defines the time available for a complete RX frame transfer, as described in
Slave-not-responding-error detection
TX frame: Must be set to 0.
D
Transmit Data
.
Data bits for transmission.
eSC 0x0014
Read Only
0
1
2
3
4
5
6
7
R
D
W
Reset
0
0
0
0
0
0
0
0
Figure 31-12. LIN receive register (eSCI_LRR)
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...