
FlexRay Communication Controller (FlexRay)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1529
33.5.2.79 Message Buffer Cycle Counter Filter Registers (FR_MBCCFRn)
This register contains message buffer configuration data for the transmission mode, the channel
assignment, and for the cycle counter filtering. For detailed information on cycle counter filtering, refer to
Section 33.6.7.1, Message buffer cycle counter filtering”
.
Message Buffer Status
DUP
Data Updated
— This status bit indicates whether the frame header in the message buffer header field
and the data in the message buffer data field were updated after a frame reception.
0 Frame Header and Message buffer data field not updated
1 Frame Header and Message buffer data field updated
DVAL
Data Valid
— For receive message buffers this status bit indicates whether the message buffer data
field contains valid frame data. For transmit message buffers the status bit indicates if a message is
transferred again due to the state transmission mode of the message buffer.
0 receive message buffer contains no valid frame data / message is transmitted for the first time
1 receive message buffer contains valid frame data / message will be transferred again
EDS
Enable/Disable Status
— This status bit indicates whether the message buffer is enabled or disabled.
0 Message buffer is disabled.
1 Message buffer is enabled.
LCKS
Lock Status
— This status bit indicates the current lock status of the message buffer.
0 Message buffer is not locked by the application.
1 Message buffer is locked by the application.
MBIF
Message Buffer Interrupt Flag
— This flag is set when the slot status field of the message buffer was
updated after frame transmission or reception, or when a transmit message buffer was just enabled by
the application.
0 No such event
1 Slot status field updated or transmit message buffer just enabled
Base + 0x0102 (FR_MBCCFR0)
Base + 0x010A (FR_MBCCFR1)
...
Base + 0x04FA (FR_MBCCFR127)
16-bit write access required
Write:
POC:config
or MB_DIS
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MTM CHA CHB
CCFE
CCFMSK
CCFVAL
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
Figure 33-110. Message Buffer Cycle Counter Filter Registers (FR_MBCCFRn)
Table 33-89. FR_MBCCSRn field description (continued)
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...