
System Integration Unit (SIU)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
557
multiplexed in the same manner. Only IRQ[0] and [1] have an eMIOS channel as input. Other IRQ input
source is one of the DSPI_D[15:4,1:0] output signal instead (as specified in the External IRQ Input Select
Register (EIISR)). The inputs to the IRQ from each DSPI block are offset by one so that if more than one
DSPI block is connected to the same external device type, a separate interrupt can be generated for each
device. This also applies to DSPI blocks connected to external devices of different type that have status
bits in the same bit location of the deserialized information.
Section 16.6.19, External IRQ Input Select Register (SIU_EIISR)
, for more information.
Figure 16-222. SIU external interrupt input multiplexing example
16.7.5.3
Multiplexed inputs for DSPI multiple transfer operation
To support multiple DSPIs transfer operations, an input multiplexor is required for the SIN, SS, SCK IN,
and trigger signals of each DSPI. These DSPI input sources can be a pin or respectively the SOUT, PCS[0],
SCK OUT, or PCSS of any other DSPI. They are individually specified in the DSPI Input Select Register
(DISR).
Section 30.9.3.6, Multiple transfer operation (MTO)
, for more information on Multiple Transfer
Operation.
16.7.5.4
Multiplexed inputs for eTPU[29:24]
The eTPU channel input pins, eTPU[29:24], are multiplexed with DSPI_B[8:13] deserialized output
signals and then given as input to the eTPU block. These are individually specified in the IMUX Select
Register 8 (SIU_ISEL8).
When SIU_ISEL8 is in its default state, the eTPU[29:24] will not be connected to their respective output
pin, irrespective of the SIU_PCR[PA] field. The SIU_ISEL8 register must be modified if these signals are
to be used as external inputs or outputs.
EIISR[0:1]
DSPI_B[0] serialized output
DSPI_C[1] serialized output
eMIOS[14] channel
IRQ[0]
eMIOS[14]_IRQ[0]_eTPU_A[29]_GPIO[193]
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...