
FlexRay Communication Controller (FlexRay)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1467
TBIF
Transmit Message Buffer Interrupt Flag
— This flag is set if for at least one of the individual single
or double transmit message buffers (FR_MBCCSRn[MTD] = 1) both the interrupt flag MBIF and the
interrupt enable bit MBIE in the corresponding
Message Buffer Configuration, Control, Status
are equal to 1. The application can not clear this TBIF flag directly. This
flag is cleared by the CC when either all of the individual interrupt flags MBIF of the individual transmit
message buffers are cleared by the application or the host has cleared the interrupt enables bit MBIE.
0 None of the individual transmit message buffers has the MBIF and MBIE flag asserted.
1 At least one individual transmit message buffer has the MBIF and MBIE flag asserted.
MIE
Module Interrupt Enable
— This flag controls if the Module Interrupt line is asserted when the MIF
flag is set.
0 Disable interrupt line
1 Enable interrupt line
PRIE
Protocol Interrupt Enable
— This flag controls if the Protocol Interrupt line is asserted when the PRIF
flag is set.
0 Disable interrupt line
1 Enable interrupt line
CHIE
CHI Interrupt Enable
— This flag controls if the CHI Interrupt line is asserted when the CHIF flag is
set.
0 Disable interrupt line
1 Enable interrupt line
WUPIE
Wakeup Interrupt Enable
— This flag controls if the Wakeup Interrupt line is asserted when the
WUPIF flag is set.
0 Disable interrupt line
1 Enable interrupt line
FAFBIE
Receive FIFO Channel B Almost Full Interrupt Enable
— This flag controls if the RX FIFO B Almost
Full Interrupt line is asserted when the FAFBIF flag is set.
0 Disable interrupt line
1 Enable interrupt line
FAFAIE
Receive FIFO Channel A Almost Full Interrupt Enable
— This flag controls if the RX FIFO A Almost
Full Interrupt line is asserted when the FAFAIF flag is set.
0 Disable interrupt line
1 Enable interrupt line
RBIE
Receive Message Buffer Interrupt Enable
— This flag controls if the Receive Message Buffer
Interrupt line is asserted when the RBIF flag is set.
0 Disable interrupt line
1 Enable interrupt line
TBIE
Transmit Message Buffer Interrupt Enable
— This flag controls if the Transmit Message Buffer
Interrupt line is asserted when the TBIF flag is set.
0 Disable interrupt line
1 Enable interrupt line
Table 33-17. FR_GIFER field description (continued)
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...