
Power Management Controller (PMC)
MPC5644A Microcontroller Reference Manual, Rev. 6
1654
Freescale Semiconductor
SIU_SRCR
The CRE bit of the SIU_SRCR is reset with POR. The SSR and SER bits are reset with POR, but system
reset can suffice for both of them.
SIU_CCR
The MATCH and DISNEX bits of the SIU_CCR use POR.
35.4.7.1.3
Flash memory
The flash state machine is reset during POR. VFLASH must be at a high enough voltage to read the
shadow row before system reset negates. RESET must be asserted when VFLASH is below the minimum
specification. Since the synchronized and filtered RESET appears as asserted during POR and then must
remain asserted until VFLASH is within specification, it is used to reset the flash state machine.
When the system reset is caused by other sources besides POR or RESET assertion, the flash state machine
uses the system reset indication as an input, but not as a reset, to indicate that the state machine is to read
the shadow row.
Note: the field LVD33TRIM of the register TRIMR must be programmed with “0011” at least, in order to
enhance the LVI33 threshold by 60 mV and monitor the VDD33 Voltage in all the corners (voltage,
process and temperature). This is to ensure that the voltage never becomes lower than 3.0 V in order to
guarantee the operations on the flash.
35.4.7.1.4
FMPLL
The FMPLL analog hard block is held in power down state during POR to guarantee that it starts operating
only when voltages are high enough to allow its operation.
The FMPLL programmer’s model registers are reset with POR so that the FMPLL does not lose lock every
time a system reset is asserted.
The Clock Quality Monitor (CQM) inside the FMPLL uses POR to initialize its registers and counters
because it operates during system reset to detect when the crystal oscillator has stabilized.
35.4.7.1.5
NPC
The NPC uses POR because it can be configured during system reset.
35.4.7.1.6
JTAGC
The assertion of POR is equivalent to the negation of the JCOMP pin.
35.4.7.1.7
e200z4
The e200z4 is reset with POR or system reset except in some portions of its Nexus interface, which only
are reset with POR.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...