
Enhanced Queued Analog-to-Digital Converter (EQADC)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1047
25.5.2.14
EQADC
SSI Receive Data Register (
EQADC
_SSIRDR)
The EQADC SSI Receive Data Register (EQADC_SSIRDR) records the last message received from the
external device.
Figure 25-23. EQADC SSI Receive Data Register (EQADC_SSIRDR)
0b1000
10
0b1001
11
0b1010
12
0b1011
13
0b1100
14
0b1101
15
0b1110
16
0b1111
17
1
If the system clock is divided by a odd number then the serial clock will have a duty cycle different
from 50%.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
RDV
0
0
0
0
0
R_DATA
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
R_DATA
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Register address:
EQADC
_BASE+0x0B8
Table 25-24. System Clock Divide Factor for Baud Clock (continued)
BR[0:3]
System Clock Divide Factor
1
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...