
Flash memory
MPC5644A Microcontroller Reference Manual, Rev. 6
220
Freescale Semiconductor
•
Hardware and software configurable
1
read and write access protections on a per-master basis
•
Interface to the flash array controller is pipelined with a depth of 1, allowing overlapped accesses
to proceed in parallel for interleaved or pipelined flash array designs.
•
Configurable access timing allowing use in a wide range of system frequencies.
•
Multiple-mapping support and mapping-based block access timing (0–31 additional cycles)
allowing use for emulation of other memory types
•
Software programmable block program/erase restriction control for low, mid and high address
spaces
•
Erase of selected block(s)
•
Read page size of 128 bits (low/mid-address space) and 256 bits (for high-address space)
•
ECC with single-bit correction, double-bit detection
•
Minimum program size is 2 consecutive 32 bit words, aligned on a 0-modulo-8 byte address, due
to ECC.
•
Embedded hardware program and erase algorithm
•
Read-while-write with multiple partitions
•
Erase suspend, program suspend and erase-suspended program
•
Automotive flash which meets automotive endurance and reliability requirements
•
Shadow information stored in non-volatile shadow block
•
Independent program/erase of the shadow block
12.1.3
Modes of operation
12.1.3.1
Flash
User mode
User mode is the default operating mode of the flash module. In this mode, it is possible to read and write,
program and erase the flash module.
12.2
External signal description
V
FLASH
is the only externally visible power supply that is necessary for programming and erasing the flash
array. The other flash supplies are tied to the appropriate supply pads in the package.
12.3
Memory map and registers
This section provides a detailed description of all flash memory registers.
1. Software executing from flash must not write to registers that control flash behavior, e.g., wait state settings or prefetch
enable/disable. Doing so can cause data corruption. On MPC5644A devices these registers include BIUCR, BIUAPR, and
BIUCR2.Further, flash configuration registers should be written only with 32-bit write operations to avoid any issues associated
with register “incoherency” caused by bit fields spanning smaller size (8- and 16-bit) boundaries.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...