
Flash memory
MPC5644A Microcontroller Reference Manual, Rev. 6
246
Freescale Semiconductor
other blocks. The shadow block is included to support systems that require NVM for security or system
initialization information.
A software mechanism is provided to independently lock or unlock each block in high-, mid-, and
low-address space against program and erase. Two hardware locks are also provided to enable/disable the
FC for program/erase. See
Section 12.4.5.1, Software Locking,
for more information.
12.4.4
UTest Mode
UTest mode is a mode that customers can put the flash module in to do specific tests to check the integrity
of the Flash module.
12.4.4.1
Array Integrity Self Check
Array Integrity is checked using a pre-defined address sequence (based on UT0[AIS]), and this operation
is executed on selected blocks. The data to be read is customer specific, thus a customer can provide user
code into the flash and the correct MISR value is calculated. The customer is free to provide any random
or non-random code, and a valid MISR signature is calculated. Once the operations is completed, the
results of the reads can be checking by reading the MISR value, to determine if an incorrect read, or ECC
detection was noted. Array integrity is controlled by the system clock (IPG), and it is required that the Read
Wait States and Address Pipelined control registers in the BIU be set to match the user defined frequency
being used.
NOTE
While Array Integrity is being executed, flash memory array accesses
through the BIU should not be requested.
The Array Integrity Check consists of the following sequence of events:
1. Enable UTest mode.
2. Select the block, or blocks to receive array integrity check by writing ones to the appropriate
registers in LMS or HBS registers.
NOTE
Locked Blocks can be tested with Array Integrity if selected in LMS and
HBS.
NOTE
It is not possible to do UTest operations on the shadow block.
3. If desired, Set the UT0[AIS] bit to 1 for sequential addressing only.
NOTE
For normal integrity checks of the flash memory, sequential addressing is
recommended.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...