
Enhanced Serial Communication Interface (ESCI)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1343
eSC 0x0000
Write: Anytime
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
SBR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
LO
OPS
R
RSRC
M
WAKE
0
PE
PT
TIE
TCIE
RIE
ILIE
TE
RE
RWU
SBK
W
rwm
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-3. Control register 1 (eSCI_CR1)
Table 31-6. eSCI_CR1 field descriptions
Field
Description
SBR
Serial Baud Rate. This field provides the baud rate control value SBR.
LOOPS
Loop Mode Select. This control bit together with the RSRC control bit defines the receiver source mode. The
mode coding is defined in
and the modes are described in
Section 31.4.5.3.2, Receiver input mode
.
RSRC
Receiver Source Control. This control bit together with the LOOPS control bit defines the receiver source mode.
The mode coding is defined in Table 1-9 and the modes are described in
Section 31.4.5.3.2, Receiver input mode
M
Frame Format Mode. This control bit together with the M2 bit of the
controls the
frame format used. The supported frame formats and the related settings are defines in
WAKE
Receiver Wake-up Condition. This control bit defines the wake-up condition for the receiver. The receiver
wake-up is described in
Section 31.4.5.5, Multiprocessor communication
0 Idle line wake-up.
1 Address mark wake-up
PE
Parity Enable. This control bit enables the parity bit generation and checking. The location of the parity bits is
shown in
.
0 Parity bit generation and checking disabled.
1 Parity bit generation and checking enabled.
PT
Parity Type. This control bit defines whether even or odd parity has to be used.
0 Even parity (even number of ones in character clears the parity bit).
1 Odd parity (odd number of ones in character clears the parity bit).
TIE
Transmitter Interrupt Enable. This bit controls the eSCI_SR[TRDE] interrupt request generation.
0 TDRE interrupt request generation disabled.
1 TDRE interrupt request generation enabled.
TCIE
Transmission Complete Interrupt Enable. This bit controls the eSCI_SR[TC] interrupt request generation.
0 TC interrupt request generation disabled.
1 TC interrupt request generation enabled.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...