
FlexCAN Module
MPC5644A Microcontroller Reference Manual, Rev. 6
1412
Freescale Semiconductor
Figure 32-10. Rx Global Mask Register (RXGMASK)
32.4.5.5
Rx 14 Mask (RX14MASK)
This register is provided for legacy support and for low cost MCUs that do not have the individual masking
per Message Buffer feature. For MCUs supporting individual masks per message buffer, setting
MCR[MBFEN] causes the RX14MASK Register to have no effect on the module operation.
RX14MASK is used as acceptance mask for the Identifier in Message Buffer 14. When MCR[FEN] is set
(FIFO enabled), the RXG14MASK also applies to element 6 of the ID filter table. This register has the
same structure as the Rx Global Mask Register. It must be programmed while the module is in Freeze
Mode, and must not be modified when the module is transmitting or receiving frames.
•
Address Offset: 0x14
•
Reset Value: 0xFFFF_FFFF
32.4.5.6
Rx 15 Mask (RX15MASK)
This register is provided for legacy support and for low cost MCUs that do not have the individual masking
per Message Buffer feature. For MCUs supporting individual masks per message buffer, setting
MCR[MBFEN] causes the RX15MASK Register to have no effect on the module operation.
When MCR[MBFEN] is negated, RX15MASK is used as acceptance mask for the Identifier in Message
Buffer 15. When MCR[FEN] is set (FIFO enabled), the RXG14MASK also applies to element 7 of the ID
filter table. This register has the same structure as the Rx Global Mask Register. It must be programmed
while the module is in Freeze Mode, and must not be modified when the module is transmitting or
receiving frames.
Base + 0x0010
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MI31 MI30 MI29 MI28 MI27 MI26 MI25 MI24 MI23 MI22 MI21 MI20 MI19 MI18 MI17 MI16
W
RESET:
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
MI15 MI14 MI13 MI12 MI11 MI10
MI9
MI8
MI7
MI6
MI5
MI4
MI3
MI2
MI1
MI0
W
RESET:
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
= Unimplemented or Reserved
Table 32-11. RXGMASK Register field descriptions
Field
Description
MI31–MI0
Mask Bits
For normal Rx message buffers, the mask bits affect the ID filter programmed on the message
buffer. For the Rx FIFO, the mask bits affect all bits programmed in the filter table (ID, IDE, RTR).
1: The corresponding bit in the filter is checked against the one received
0: The corresponding bit in the filter is “don’t care”
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...