
Enhanced Queued Analog-to-Digital Converter (EQADC)
MPC5644A Microcontroller Reference Manual, Rev. 6
1020
Freescale Semiconductor
NOTE
Disabling the EQADC SSI (0b00 write to ESSIE) or serial transmissions
from the EQADC SSI (0b10 write to ESSIE) while a serial transmission is
in progress results in the abort of that transmission.
NOTE
When disabling the EQADC SSI, the FCK will not stop until it reaches its
low phase.
25.5.2.2
EQADC
test register (
EQADC
_TST)
The EQADC Test Register (EQADC_TST) is used for test purposes only. This register can only be
read/written in a test access, accessing the EQADC_TST register in any other way will result in a transfer
error. In a non-test access to the EQADC_TST register, read data is undefined and written data is ignored.
Table 25-3. EQADC Module Configuration Register (EQADC_MCR) field description
Field
Description
24-25
ICEA
n
Immediate Conversion Command Enable ADC
n
(
n
=0,1)
ICEA
n
enables the EQADC to abort on-chip ADC
n
current conversion and to start the
immediate conversion command from CFIFO0 in the requested ADC
n
.
1 Enable immediate conversion command request.
0 Disable immediate conversion command request.
27-28
ESSIE[0:1]
EQADC Synchronous Serial Interface Enable Field
The ESSIE field defines the EQADC synchronous serial interface operation according to
30-31
DBG[0:1]
Debug enable
The DBG field defines the EQADC response to a debug mode entry request as in
Table 25-4. EQADC SSI Enable Field
ESSIE[0:1]
Meaning
0b00
EQADC SSI is disabled
0b01
Reserved
0b10
EQADC SSI is enabled, FCK is free running, and serial transmissions are
disabled.
0b11
EQADC SSI is enabled, FCK is free running, and serial transmissions are
enabled.
Table 25-5. Debug Enable Field
DBG[0:1]
Meaning
0b00
Do not enter debug mode.
0b01
Reserved
0b10
Enter debug mode. If the EQADC SSI is enabled, FCK
stops while the EQADC is in debug mode.
0b11
Enter debug mode. If the EQADC SSI is enabled, FCK is
free running while the EQADC is in debug mode.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...