
Enhanced Queued Analog-to-Digital Converter (EQADC)
MPC5644A Microcontroller Reference Manual, Rev. 6
1060
Freescale Semiconductor
ADC0 Register address: 0x01
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ADC0
_EN
0
0
0
ADC0
_EMU
X
0
ADC0
_TBSEL
ADC0
_ODD
_PS
ADC0
_CLK
_DTY
ADC0
_CLK
_ SEL
ADC0_CLK_PS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
ADC1 Register address: 0x01
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
ADC1
_EN
0
0
0
ADC1
_EMU
X
0
ADC1
_TBSEL
ADC1
_ODD
_PS
ADC1
_CLK
_DTY
ADC1
_CLK
_ SEL
ADC1_CLK_PS
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
= Unimplemented or Reserved
Figure 25-38. ADC0/1 Control Registers (ADC0/1_CR)
Table 25-33. ADC0/1 Control Registers (ADC0/1_CR) field description
Field
Description
0
ADC0/1_EN
Enable bit for ADC0/1
ADC0/1_EN enables ADC0/1 to perform A/D conversions. Refer to
Enabling and Disabling the On-chip ADCs
, for details.
1 ADC is enabled and ready to perform A/D conversions.
0 ADC is disabled. Clock supply to ADC0/1 is stopped.
Note:
Conversion commands sent to the CBuffer of a disabled ADC are ignored by the ADC
control hardware.
Note:
When the ADC0/1_EN status is changed from asserted to negated, the ADC Clock
will not stop until it reaches its low phase.
4
ADC0/1_EMUX
External Multiplexer enable for ADC0/1
When ADC0/1_EMUX is asserted, the MA pins will output digital values according to the
number of the external channel being converted for selecting external multiplexer inputs.
Refer to
Section 25.6.7, Internal/External Multiplexing
, for a detailed description about how
ADC0/1_EMUX affects channel number decoding.
1 External multiplexer enabled; external multiplexer channels can be selected.
0 External multiplexer disabled; no external multiplexer channels can be selected.
Note:
Both ADC0 and ADC1 of an eQADC module pair must be enabled before calibrating
or using either ADC0 or ADC1 of the pair. Failure to enable both ADC0 and ADC1 of
the pair can result in inaccurate conversions.
Note:
Both ADC0/1_EMUX bits must not be asserted at the same time.
Note:
The ADC0/1_EMUX bit must only be written when the ADC0/1_EN bit is negated.
ADC0/1_EMUX can be set during the same write cycle used to set ADC0/1_EN.
6-7
ADC0/1_TBSEL
[0:1]
Timebase Selection for ADC0/1
The ADC0/1_TBSEL[0:1] field selects the time information to be used as timestamp
according to
Note:
This selection is overriden by the corresponding field ATBSEL in the ADC_ACR1-8
registers when the alternate conversion command is used.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...