
Enhanced Queued Analog-to-Digital Converter (EQADC)
MPC5644A Microcontroller Reference Manual, Rev. 6
1032
Freescale Semiconductor
Table 25-14.
EQADC
Interrupt and DMA Control Register x (
EQADC
_IDCRx) field description
Field
Description
NCIEx
Non-Coherency Interrupt Enable x
NCIEx enables the EQADC to generate an interrupt request when the corresponding NCFx
in
Section 25.5.2.9, EQADC FIFO and Interrupt Status Registers (EQADC_FISR)
asserted.
1 Enable non-coherency interrupt request.
0 Disable non-coherency interrupt request.
TORIEx
Trigger Overrun Interrupt Enable x
TORIEx enables the EQADC to generate an interrupt request when the corresponding
TORFx in
Section 25.5.2.9, EQADC FIFO and Interrupt Status Registers (EQADC_FISR)
, is
asserted.
Apart from generating an independent interrupt request for a CFIFOx Trigger Overrun event,
the EQADC also provides a combined interrupt at which the Result FIFO Overflow Interrupt,
the Command FIFO Underflow Interrupt, and the Command FIFO Trigger Overrun Interrupt
requests of ALL CFIFOs are ORed. When RFOIEx, CFUIEx, and TORIEx are all asserted,
this combined interrupt request is asserted whenever one of the following 18 flags becomes
asserted: RFOFx, CFUFx, and TORFx (assuming that all interrupts are enabled). See
Section 25.6.8, EQADC DMA/Interrupt request
, for details.
1 Enable trigger overrun interrupt request.
0 Disable trigger overrun interrupt request.
PIEx
Pause Interrupt Enable x
PIEx enables the EQADC to generate an interrupt request when the corresponding PFx in
Section 25.5.2.9, EQADC FIFO and Interrupt Status Registers (EQADC_FISR)
, is asserted.
1 Enable pause interrupt request.
0 Disable pause interrupt request.
EOQIEx
End of Queue Interrupt Enable x
EOQIEx enables the EQADC to generate an interrupt request when the corresponding
EOQFx in
Section 25.5.2.9, EQADC FIFO and Interrupt Status Registers (EQADC_FISR)
,
is asserted.
1 Enable End of Queue
interrupt request.
0 Disable End of Queue interrupt request.
CFUIEx
CFIFO Underflow Interrupt Enable x
CFUIEx enables the EQADC to generate an interrupt request when the corresponding
CFUFx in
Section 25.5.2.9, EQADC FIFO and Interrupt Status Registers (EQADC_FISR)
asserted.
Apart from generating an independent interrupt request for a CFIFOx underflow event, the
EQADC also provides a combined interrupt at which the Result FIFO Overflow Interrupt, the
Command FIFO Underflow Interrupt, and the Command FIFO Trigger Overrun Interrupt
requests of ALL CFIFOs are ORed. When RFOIEx, CFUIEx, and TORIEx are all asserted,
this combined interrupt request is asserted whenever one of the following 18 flags becomes
asserted: RFOFx, CFUFx, and TORFx (assuming that all interrupts are enabled). See
Section 25.6.8, EQADC DMA/Interrupt request
, for details.
1 Enable Underflow Interrupt request.
0 Disable Underflow Interrupt request.
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...