
Enhanced Serial Communication Interface (ESCI)
MPC5644A Microcontroller Reference Manual, Rev. 6
1344
Freescale Semiconductor
31.3.2.3
Control register 2 (eSCI_CR2)
RIE
Receiver Full Interrupt Enable. This bit controls the eSCI_SR[RDRF] interrupt request generation.
0 RDRF interrupt request generation disabled.
1 RDRF interrupt request generation enabled.
ILIE
Idle Line Interrupt Enable. This bit controls theeSCI_SR[IDLE] interrupt request generation.
0 IDLE interrupt request generation disabled.
1 IDLE interrupt request generation enabled.
TE
Transmitter Enable. This control bit enables and disables the transmitter. The control features of the transmitter
are described in
Section 31.4.5.2.1, Transmitter states and transitions
0 Transmitter disabled.
1 Transmitter enabled.
RE
Receiver Enable.This control bit enables and disables the receiver. The control features of the receiver are
described in
Section 31.4.5.3.1, Receiver states and transitions
0 Receiver disabled.
1 Receiver enabled.
RWU
Receiver Wake-Up Mode. This bit controls and indicates the receiver wake-up mode, which is described in
Section 31.4.5.5, Multiprocessor communication
.
0 Normal receiver operation.
1 Receiver is in wake-up mode.
Note:
This bit should be set in SCI mode only.
SBK
Send Break Character. This bit controls the transmission of break characters, which is described in
Section 31.4.5.2.7, Break character transmission
0 No break characters will be transmitted.
1 Break characters will be transmitted.
Note:
This bit should be set in SCI mode only.
Table 31-7. Receive source mode selection
LOOPS
RSCR
Receiver Input Mode
0
0
Dual Wire Mode
0
1
Reserved
1
0
Loop Mode
1
1
Single Wire Mode
eSC 0x0004
Write: Anytime
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MD
IS
FB
R
BSTP
IEB
E
RR
RX
DM
A
TXDMA
BIRCL
Re
se
rve
d
B
ESM
BESTP
RXPOL
PM
S
K
ORI
E
NFIE
FEI
E
PFIE
W
Reset
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-4. Control register 2 (eSCI_CR2)
Table 31-6. eSCI_CR1 field descriptions (continued) (continued)
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...