
FlexRay Communication Controller (FlexRay)
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1465
33.5.2.12 Global Interrupt Flag and Enable Register (FR_GIFER)
This register provides the means to control some of the interrupt request lines and provides the
corresponding interrupt flags. The interrupt flags MIF, PRIF, CHIF, RBIF, and TBIF are the outcome of a
binary OR of the related individual interrupt flags and interrupt enables. The generation scheme for these
flags is depicted in
. For more details on interrupt generation, see
BSY
WMC
Protocol Control Command Write Busy
— This status bit indicates the acceptance of the protocol
control command issued by the application via the POCCMD field. The CC sets this status bit when
the application has issued a protocol control command via the POCCMD field. The CC clears this
status bit when protocol control command was accepted by the PE.When the application issues a
protocol control command while the BSY bit is asserted, the CC ignores this command, sets the
protocol command ignored error flag PCMI_EF in the
CHI Error Flag Register (FR_CHIERFR)
, and will
not change the value of the POCCMD field.
0 Command write idle, command accepted and ready to receive new protocol command.
1 Command write busy, command not yet accepted, not ready to receive new protocol command.
Write Mode Command
— This bit controls the write mode of the POCCMD field.
0 Write to POCCMD field on register write.
1 Do not write to POCCMD field on register write.
POCCMD
Protocol Control Command
— The application writes to this field to issue a protocol control
command to the PE. The CC sends the protocol command to the PE immediately. While the transfer
is running, the BSY bit is set.
0000 ALLOW_COLDSTART — Immediately activate capability of node to cold start cluster.
0001 ALL_SLOTS — Delayed
1
transition to the all slots transmission mode.
0010 CONFIG — Immediately transition to the
POC:config
state.
0011 FREEZE — Immediately transition to the
POC:halt
state.
0100 READY, CONFIG_COMPLETE — Immediately transition to the
POC:ready
state.
0101 RUN — Immediately transition to the
POC:startup
start
state.
0110 DEFAULT_CONFIG — Immediately transition to the
POC:default config
state.
0111 HALT — Delayed transition to the
POC:halt
state
1000 WAKEUP — Immediately initiate the wakeup procedure.
1001 Reserved
1010 Reserved
1011 Reserved
1100 Reserved
1101 Reserved
1110 Reserved
1111 Reserved
1
Delayed means on completion of current communication cycle.
Base + 0x0016
Write: Normal Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MI
F
PRIF
CHIF
WUPI
F
FA
F
B
IF
FA
FA
IF
RBIF
TBI
F
MI
E
PRIE
CHIE
WUPI
E
FA
F
B
IE
FA
FA
IE
RBIE
TBI
E
W
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 33-12. Global Interrupt Flag and Enable Register (FR_GIFER)
Table 33-16. FR_POCR field description
Field
Description
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...