2-2
ADSP-BF535 Blackfin Processor Hardware Reference
register files and data buses shows how to set up the data flow for
computations. Next, details about the processor’s advanced parallelism
reveal how to take advantage of multifunction instructions.
Figure 2-1
shows the relationship between the ADSP-BF535 Data Regis-
ter File and computational units: multipliers, ALUs, and shifter.
Figure 2-1. ADSP-BF535 Core Architecture
SP
SEQ UE NCER
ALIGN
DECODE
LOOP BUFFER
DAG0
DAG 1
16
16
8
8
8
8
4 0
4 0
A0
A1
BARREL
S HI FTE R
DATA ARITHMETI C UNIT
CO NTROL
UNIT
ADDRE SS ARITHME TIC UNIT
FP
P5
P4
P3
P 2
P 1
P 0
R7
R6
R5
R4
R3
R2
R1
R0
I3
I2
I1
I0
L3
L2
L1
L0
B3
B2
B1
B0
M3
M 2
M 1
M 0
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...