Configuration Space Control and Status Registers
13-26
ADSP-BF535 Blackfin Processor Hardware Reference
Configuration Space Control and Status
Registers
This section describes each of the MMRs for PCI that are accessible in the
PCI Configuration Registers address space. All defined registers are writ-
able and readable. Reserved bits within a register read 0. Do not access
reserved register name space. The address range for these registers is
0xEEFF FF00 - 0xEEFF FFFF. Refer to
“System MMR Assignments” on
page B-1
for the address of a particular register.
The configuration address space-based register space includes all PCI
clock domain MMRs for the PCI peripheral. This includes the PCI device
basic configuration registers consisting of sixty-four 32-bit words.
This register space also includes the memory space and I/O space BAR
masks. These registers define the size of the respective memory areas made
available to the PCI bus when the PCI peripheral functions as a PCI
device. The corresponding BARs are part of the PCI configuration space
and are programmed by the PCI bus host/bridge.
PCI Device Memory BAR Mask Register
(PCI_DMBARM)
This register is a bit mask that specifies the size of the window available to
a host processor on the PCI bus for access into the Blackfin processor’s
memory space using memory space PCI transactions. The
PCI_DMBARM
reg-
ister is shown in
Figure 13-9
. It is filled by the Blackfin processor core
with 1s starting from the most significant bit (bit 31) down to the bit
position corresponding to the window size available to the host processor.
For example, if a 16 MB window is available for the host to use as a frame
buffer in the Blackfin processor’s memory space, bits 31 through 24 would
contain 1s and bits 0 through 23 would contain 0s. Bits 0 through 3 of
this register are not writable and always contain 0s. As a result, the small-
est non zero window that can be specified is 16 bytes long. Similarly, bit
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...