ADSP-BF535 Blackfin Processor Hardware Reference
3-13
Operating Modes and States
Hardware Reset
The ADSP-BF535 processor chip reset is an asynchronous reset event.
The
RESET
input pin must be deasserted to perform a Hardware reset. See
ADSP-21535 Blackfin Embedded Processor Data Sheet
for more
information.
A hardware initiated reset results in a system wide reset that includes both
core and peripherals. After the
RESET
pin is deasserted, the ADSP-BF535
processor ensures that all asynchronous peripherals, such as the Universal
Serial Bus (USB), have recognized and completed a reset. After the reset,
the ADSP-BF535 processor transitions into the boot mode sequence con-
figured by the BMODE state.
Watchdog Timer
reset
Programming the watchdog
timer appropriately causes a
Watchdog Timer reset.
Resets both the core and the peripherals,
excluding the RTC block and most of the
DPMC. The DPMC resets only
PLL_IOCK
.
The Software Reset register (
SWRST
) can
be read to determine whether the reset
source was the watchdog timer.
Core Double-
Fault reset
If the core enters a dou-
ble-fault state, a reset can be
caused by unmasking the
Core Double-Fault Reset
Mask bit in the SIC Inter-
rupt Mask register
(
SIC_IMASK
).
Resets both the core and the peripherals,
excluding the RTC block and most of the
DPMC. The DPMC resets only
PLL_IOCK
.
SWRST
can be read to determine whether
the reset source was Core Double-Fault.
Core-Only Soft-
ware reset
Executing a
RAISE1
instruc-
tion or writing to an MMR
through the emulator causes
a Core-Only Software reset.
Resets only the core.
The peripherals have no knowledge of
this reset.
Table 3-6. ADSP-BF535 Processor Resets (Cont’d)
Reset
Source
Result
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...