ADSP-BF535 Blackfin Processor Hardware Reference
11-29
Serial Port Controllers
SPORTx Multichannel Configuration
(SPORTx_MCMCx) Registers
There are two
SPORTx_MCMCx
registers for each SPORT. The
SPORTx_MCMCx
registers, represented in
Figure 11-14
and
Figure 11-15
, are used to enable
multichannel mode. Setting the
MCM
bit enables multichannel operation
for both receive and transmit sides of the SPORT. A transmitting SPORT
must therefore be in multichannel mode if the receiving SPORT is in
multichannel mode.
The value of
MFD
is the number of serial clock cycles of the delay. Multi-
channel frame delay allows the processor to work with different types of
T1 interface devices.
A value of zero for
MFD
causes the frame sync to be concurrent with the
first data bit. The maximum value allowed for
MFD
is 15.
A new frame sync may occur before data from the last frame has been
received because blocks of data occur back-to-back.
Figure 11-14. SPORTx Multichannel Configuration 1 Registers
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
SPORTx Multichannel Configuration 1 Registers (SPORTx_MCMC1)
0 - Multichannel operations
disabled
1 - Multichannel operations
enabled
MFD[3:0] (Multichannel
Frame Delay)
MCM (Multichannel Mode)
WSIZE[3:0] (Window Size)
WOFF[6:0] (Window Offset)
Delay between frame sync
pulse and first data bit in
multichannel mode
Reset = 0x0000
0 - Use all 128 channels, no offset
Other value - window offset
0 - Minimum window size of 8
channels
Other value 8 to 128 in incre-
ments of 8 - window size
For MMR
assignments, see
Table 11-13
.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...