Device Mode Operation
13-10
ADSP-BF535 Blackfin Processor Hardware Reference
Inbound Transactions (ADSP-BF535 Processor as
PCI Target)
This section describes inbound transactions with the ADSP-BF535 pro-
cessor as the PCI target.
General Inbound Operation
To participate on a PCI bus as a target, the ADSP-BF535 processor must
first be configured. First, the processor core must write to the Memory
and I/O BAR Mask registers. Every bit set by the core in each of these
masks allows the corresponding bit in the memory base address register
(BAR) or I/O BAR, respectively, to be written by the PCI host during
configuration. The number of upper bits writable by the PCI determines
the size in bits of the base address register that configuration software on
the PCI side programs into the BAR. This determines the size of the win-
dow for which the PCI interface can claim the transaction as the intended
target.
Each bit of the mask registers must be set to 1 by the processor core, start-
ing with the uppermost bit (bit 31). To prevent the core from claiming
either memory or I/O transactions, the corresponding mask should be
programmed with all 0s (the default state). The pattern of all 1s is
assumed by the PCI interface to be contiguous, stray 0s make the bit non-
writable, and cause unpredictable results.
The processor core must also program the
PCI_TMBAP
and
PCI_TIBAP
regis-
ters. These registers are the base address pointers (BAPs) for incoming
memory and I/O transactions, respectively. The number of bits pro-
grammed into the upper portion of each of these registers must be the
same as the number of bits set in the corresponding mask. Any bits written
in the space where 0s exist in the mask are ignored, but the write to the
BAP completes successfully. If memory or I/O transactions are not
needed, then the corresponding BAP register is ignored and does not need
to be programmed. When the processor core has completed writing to
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...