ADSP-BF535 Blackfin Processor Hardware Reference
I-31
Index
RTE (return from emulation) instruction,
3-4
,
4-10
RTI instruction, use,
4-57
RTI (return from interrupt) instruction,
3-4
,
4-10
RTN (return from non-maskable interrupt)
instruction,
3-4
,
4-10
RTS (return from subroutine) instruction,
4-10
RTX (return from exception) instruction,
3-4
,
4-10
RZI modulation,
12-36
S
SA10 pin,
18-47
sampling, serial port,
11-57
sampling clock period, UART,
12-6
sampling edge for data and frame syncs,
11-57
SBIU,
7-5
SBIU internal routing priority,
7-6
SBIU (System Bus Interface Unit),
7-1
,
7-3
,
7-5
Internal Routing Priority (table),
7-6
scheduling USB data packets,
14-49
SCK1E bit,
18-43
SCK.
See
Serial Peripheral Interface Clock
signal
SCLK[1] function and AMC,
18-43
SCLK (system clock)
derivation,
8-1
EBIU,
18-1
status by operating mode (table),
8-12
scratchpad SRAM,
6-11
,
6-37
SCTLE bit,
18-40
,
18-43
SDC,
18-28
,
18-53
commands,
18-75
EBIU block diagram,
18-3
glueless interface features,
18-28
operation,
18-70
SDC
(continued)
set up,
18-70
SDC Commands,
18-75
SDC Configuration,
18-70
SDC Operation,
18-70
SDQM[1:0] Encodings During Writes for
16-bit SDRAM Banks (table),
18-69
SDQM[3:0] (Data I/O Mask) pins,
18-47
SDQM[3:0] Encodings During Writes for
32-bit SDRAM Banks (table),
18-68
SDQM[3:0] pins,
18-68
SDRAM
A10 pin,
18-47
address mapping,
18-59
auto-refresh,
18-78
banks,
6-7
,
6-55
,
18-33
bank size,
18-1
block diagram,
19-12
Buffering Timing Option (EBUFE),
setting,
18-45
clock enables, setting,
18-43
column address width,
18-33
configuration,
18-28
devices supported,
18-50
DIMMs,
18-33
,
19-13
discrete component configurations
supported (table),
19-11
example of start address calculation,
18-58
external buffer timing,
18-85
external memory space,
6-5
interface commands,
18-75
interfaces,
19-12
memory banks,
18-3
memory regions,
6-55
no operation command,
18-80
operation parameters, initializing,
18-77
PCI,
13-43
performance,
18-81
read command latency,
18-70
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...