ADSP-BF535 Blackfin Processor Hardware Reference
3-15
Operating Modes and States
The watchdog timer resets both the core and the peripherals. A System
Software reset results in a reset of the peripherals without resetting the
core.
The System Software reset must be performed while executing
from Level 1 memory (either as cache or as SRAM).
When L1 instruction memory is configured as cache, make sure the
System Software reset sequence has been read into the cache.
After either the watchdog or System Software reset is initiated, the
ADSP-BF535 processor ensures that all asynchronous peripherals, such as
USB, have recognized and completed a reset.
For a reset generated by the watchdog timer, the ADSP-BF535 processor
transitions into the boot mode sequence. The boot mode is configured by
the state of the
BMODE
and the No Boot on Software Reset control bits.
Figure 3-2. System Reset Configuration Register
0
0
0
0
0
0
0
0
0
0
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
BMODE 2-0 - RO
000 - Bypass boot ROM,
execute from 16-bit-wide
external memory
001 - Use boot ROM to load
from 8-bit flash
010 - Use boot ROM to configure
and load boot code from
SPI0 serial ROM
(8-bit address range)
011 - Use boot ROM to configure
and load boot code from
SPI0 serial ROM
(16-bit address range)
100-111 - Reserved
0
0
X
X
X
Reset = dependent on
pin values
System Reset Configuration Register (SYSCR)
X - state is initialized from mode pins during hardware reset
No Boot on Software Reset
0 - Use BMODE to determine
boot source
1 - Start executing from the
beginning of on-chip L2 memory
(or the beginning of ASYNC Bank 0
when BMODE[2:0] = b#000)
0xFFC0 0414
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...