ADSP-BF535 Blackfin Processor Hardware Reference
I-11
Index
dynamic address, for indirect JUMP and
CALL,
4-11
dynamic power management,
1-1
,
8-1
,
8-1
to
8-27
Dynamic Power Management Controller
(DPMC),
4-24
,
8-2
,
8-11
dynamic random-access memory (DRAM),
1-2
E
EAB arbitration,
7-15
EAB (External Access bus)
and EBIU,
18-4
arbitration,
7-15
bus agents (masters, slaves, bridges),
7-17
frequency,
7-15
masters and slaves,
7-17
performance,
7-15
performance estimates (table),
7-15
EAB (external access bus)
clocking,
8-1
EAB performance,
7-15
EAB performance estimates,
7-15
early frame sync.
See
frame sync
Early Versus Late Frame Syncs (Normal
Versus Alternate Timing),
11-58
EBIU_AMBCTL0 (Asynchronous
Memory Bank Control 0 register),
18-12
EBIU_AMBCTL1 (Asynchronous
Memory Bank Control 1 register),
18-12
EBIU_AMGCTL (Asynchronous Memory
Global Control register),
18-10
EBIU (External Bus Interface Unit)
as slave,
18-4
asynchronous interfaces supported,
18-1
block diagram,
18-3
bus error,
18-9
clock,
18-1
EBIU (External Bus Interface
Unit))
(continued)
clocking,
8-1
control registers,
18-8
overview,
18-1
programming model,
18-7
status register,
18-8
EBIU_SDBCTL (SDRAM Memory Bank
Control register),
18-49
EBIU_SDGCTL (SDRAM Memory
Global Control register),
18-37
EBIU_SDRRC (SDRAM Refresh Rate
Control register),
18-54
EBIU_SDSTAT (SDRAM Control Status
register),
18-53
EBUFE bit,
18-42
setting,
18-45
effective range, loop,
4-16
EMB arbitration,
7-18
EMB bus agents (masters, slaves, bridges),
7-18
EMB (External Mastered bus)
and EBIU,
18-4
arbitration,
7-18
bus agents (masters, slaves, bridges),
7-18
clocking,
8-1
frequency,
7-18
masters and slaves,
7-18
performance,
7-18
resources accessible,
7-19
EMB performance,
7-18
EMC (External Memory Controller),
1-7
EMU core event,
4-19
Emulation,
4-36
Emulation mode,
3-9
entering,
3-6
emulator mode,
1-5
Enable Download of Configuration into
UDC Core register (USBD_EPBUF),
14-18
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...