Clocking
8-8
ADSP-BF535 Blackfin Processor Hardware Reference
•
PDWN
– The Power Down (
PDWN
) bit is used to place the
ADSP-BF535 in the Deep Sleep operating mode. For more infor-
mation on operating modes, see
“Operating Modes” on page 8-12
.
•
STOPCK
– The Stop Clock (
STOPCK
) bit is used to enable/disable
CCLK
.
•
PLL_OFF
– This bit is used to enable/disable power to the PLL.
•
DF
– The Divide Frequency (
DF
) bit determines whether
CLKIN
is
passed directly to the PLL or
CLKIN
/2 is passed. Upon reset, the
value for this field is sensed from the
DF
pin.
Note some fields of the
PLL_CTL
register cannot be updated with a
new value simultaneously. Specifically, the
MSEL
and
DF
fields can-
not be updated at the same time as the
BYPASS
field. Should
MSEL
Figure 8-2. The PLL Control Register
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
X
X
X
X
X
X
X
X
X
0
0
0
0
0
0
0
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
X
0
0
0
0
0
0
0
0
0
0
0
0
0
0
X
SSEL[1:0] (SCLK Select)
00 - SCLK = CCLK/2
01 - SCLK = CCLK/2.5
10 - SCLK = CCLK/3
11 - SCLK = CCLK/4
See
Table 8-1 on page 8-4
for
CCLK/VCO multiplication factors
Reset = undefined
PLL Control Register (PLL_CTL)
X - state is initialized during hardware reset from external pins.
BYPASS
0 - Do not bypass the PLL
1 - Bypass the PLL
MSEL[6:0] (Multiplier Select)
DF (Divide Frequency)
0 - Pass CLKIN to PLL
1 - Pass CLKIN/2 to PLL
PLL_OFF
0 - Enable power to PLL
1 - Disable power to PLL
STOPCK (Stop Clock)
0 - CCLK on
1 - CCLK off
PDWN (Power Down)
0 - All internal clocks on
1 - All internal clocks off
0xFFC0 0400
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...