ADSP-BF535 Blackfin Processor Hardware Reference
I-15
Index
full speed, USB,
14-14
G
general-purpose interrupt,
4-18
,
4-46
with multiple peripheral interrupts,
4-29
General-Purpose Interrupts
(IVG7-IVG15),
4-46
general-purpose I/O (GPIO),
1-2
pins,
15-1
general-purpose timers,
1-2
general registers, USB,
14-15
global enabling and disabling interrupts,
4-34
Global Enabling/Disabling of Interrupts,
4-34
Global Interrupt Mask register
(USBD_GMASK),
14-24
Global Interrupt register
(USBD_GINTR),
14-22
ground plane,
19-15
GSM
speech compression routines,
2-21
speech vocoder algorithms,
2-37
H
H.100 protocol,
11-66
,
11-69
half word,
13-3
Hardware Conditions Causing Hardware
Error Interrupts (table),
4-45
Hardware-Error Interrupt,
4-44
hardware error interrupt (HWE),
4-44
,
20-28
causes,
4-44
hardware errors, multiple,
4-45
Hardware reset,
3-12
,
3-13
hardware reset,
3-13
Harvard architecture,
6-9
header type, PCI,
13-36
heavy clock load and SDRAM,
18-44
hierarchical memory structure,
1-5
hold, for EBIU asynchronous memory
controller,
18-12
host mode, PCI
inbound transactions,
13-14
outbound transactions,
13-13
HWE (hardware error interrupt),
4-44
,
20-28
I
ICPLB Address registers
(ICPLB_ADDRx),
6-71
ICPLB_ADDRx (ICPLB Address
registers),
6-71
,
6-72
ICPLB Data registers (ICPLB_DATAx),
6-68
ICPLB_DATAx (ICPLB Data registers),
6-68
ICPLB_DATAx (Instruction Cacheability
Protection Lookaside Buffer Data
registers),
6-67
ICPLB Fault Address register
(ICPLB_FAULT_ADDR),
6-76
ICPLB_FAULT_ADDR (ICPLB Fault
Address register),
6-76
ICPLB_STATUS (ICPLB Status register),
6-74
ICPLB Status register (ICPLB_STATUS),
6-74
idled state, wake up core from,
4-24
IDLE instruction,
3-4
Idle state,
3-9
,
4-1
IEEE 1149.1 standard.
See
JTAG standard
IF1 (Instruction Fetch 1),
4-7
IF2 (Instruction Fetch 2),
4-7
I-Fetch Access Exception,
4-42
I-Fetch CPLB Miss,
4-42
I-Fetch Misaligned Access,
4-42
I-Fetch Multiple CPLB Hits,
4-42
I-Fetch Protection Violation,
4-42
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...