ADSP-BF535 Blackfin Processor Hardware Reference
20-7
Blackfin Processor’s Debug
Watchpoint Instruction Address Control Register
(WPIACTL)
Three bits in the Watchpoint Instruction Address Control register (
WPI-
ACTL
) control each instruction watchpoint.
The bits in the
WPIACTL
register have no effect unless the
WPPWR
bit
is set.
Figure 20-3
shows the upper half of the register, and
Figure 20-4
shows
the lower half of the register. For more information about the bits in this
register, see
“Instruction Watchpoints” on page 20-4
.
Table 20-5. Watchpoint Instruction Address Count Register MMR
Assignments
Register Name
Memory-Mapped Address
WPIACNT0
0xFFE0 7080
WPIACNT1
0xFFE0 7084
WPIACNT2
0xFFE0 7088
WPIACNT3
0xFFE0 708C
WPIACNT4
0xFFE0 7090
WPIACNT5
0xFFE0 7094
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...