Asynchronous Memory Interface
18-10
ADSP-BF535 Blackfin Processor Hardware Reference
Asynchronous Memory Address Decode
The address range allocated to each asynchronous memory bank is fixed at
64 MB; however, not all of an enabled memory bank need be populated.
It should be relatively easy to constrain code and data structures to fit
within one of the supported asynchronous memory banks, because of the
nature of the types of code or data that is stored here.
Note that accesses to unpopulated memory of partially populated
AMC banks do not result in a bus error and will alias to valid AMC
addresses.
The asynchronous memory signals are defined in
Table 18-2 on
page 18-6
. The timing of these pins is programmable to allow a flexible
interface to devices of different speeds. For example interfaces, see
“Sys-
tem Design” on page 19-1
.
Asynchronous Memory Global Control Register
(EBIU_AMGCTL)
The Asynchronous Memory Global Control register configures global
aspects of the controller. It contains bank enables and other information
as described in this section. This register should not be programmed while
the AMC is in use. The
EBIU_AMGCTL
register should be the last control
register written to when configuring the ADSP-BF535 processor to access
external memory-mapped asynchronous devices.
Figure 18-3
shows the
Asynchronous Memory Global Control register.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...