Index
I-38
ADSP-BF535 Blackfin Processor Hardware Reference
SPORTx Transmit Serial Clock Divider
registers (SPORTx_TSCLKDIV),
11-21
,
11-50
SPORTx_TSCLKDIV (SPORTx
Transmit Serial Clock Divider
registers),
11-21
SPORTx_TX_CONFIG (SPORTx
Transmit Configuration registers),
11-9
SPORTx_TX (SPORTx Transmit
registers),
11-18
SR2Information,
2-3
SRAM,
18-1
interface,
19-9
L1 Data Memory,
6-10
,
6-38
L1 instruction access,
6-15
L1 Instruction Memory,
6-10
,
6-14
scratchpad,
6-11
SRFS bit,
18-42
SSEL bit,
7-3
SCLK select,
8-7
SSYNC instruction,
6-84
,
8-18
stack,
4-3
Stack Pointer registers,
5-5
Stack Pointer (SP),
4-4
Stages of Instruction Pipeline (table),
4-7
stalling instructions,
4-8
stall request, USB,
14-21
stalls
DMA,
7-12
,
9-25
pipeline,
6-78
standard,
12-1
JTAG,
20-26
,
C-1
,
C-2
,
C-4
Start Address Calculation (table),
18-57
status, USB,
14-19
status bits, PCI,
13-11
status flags, PCI,
13-21
status register, EBIU,
18-8
status registers accessible in User mode,
3-4
STI.
See
Enable Interrupts (STI)
STOPCK field,
8-8
stopwatch function, RTC,
17-2
stopwatch interrupt,
17-8
store operation,
6-77
store ordering,
6-79
strong ordering requirement,
6-84
subroutines,
4-1
subsystem ID, PCI,
13-40
subsystem vendor ID, PCI,
13-40
Supervisor,
1-5
Supervisor mode,
1-5
,
3-6
code example,
3-8
entering,
3-6
,
3-9
non-OS environments,
3-7
Supervisor Stack Pointer,
5-5
Support for Standard Protocols,
11-69
support for standard protocols,
11-69
suspended, USB,
14-62
suspend mode, USB,
14-13
SWRST (Software Reset register),
3-16
SYSCFG figure,
4-6
SYSCFG (System Configuration register),
4-6
SYSCR (System Reset Configuration
register),
3-14
system,
7-5
System and Core Event Mapping,
4-18
System and Core Event Mapping (table),
4-18
System Bus Interface Unit.
See
SBIU
system clock (SCLK),
8-1
System Configuration Register (SYSCFG),
4-6
System Configuration register (SYSCFG),
4-6
system design,
19-1
to
19-18
high frequency considerations,
19-14
point-to-point connections,
19-14
recommendations and suggestions,
19-15
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...