Index
I-2
ADSP-BF535 Blackfin Processor Hardware Reference
ADSP-BF535 processor
(continued)
Real-Time Clock (RTC),
1-15
,
17-1
registers, core,
A-1
to
A-12
registers, system,
B-1
to
B-35
serial peripheral interface ports (SPIs),
1-19
,
10-1
serial ports (SPORTs),
1-17
,
11-1
software watchdog timer,
1-16
,
16-25
system, definition,
1-1
system design,
19-1
to
19-18
test features,
C-1
to
C-26
UART ports,
1-20
,
12-1
USB port,
1-15
ADSP-BF535 processor Pipeline (figure),
4-7
alarm clock, RTC,
17-2
alarm interrupts,
17-8
A-law companding,
11-2
,
11-53
,
11-67
alignment exceptions,
6-83
allocating system stack,
4-58
alternate frame sync signals, defined,
11-59
alternate timing, serial port,
11-58
ALU (arithmetic logic unit),
1-2
ALU.
See
Arithmetic Logic Unit (ALU)
AMC
EBIU block diagram,
18-3
SCLK[1] function,
18-43
timing parameters,
18-12
AND, logical,
2-24
arbitration
DAB,
7-10
EAB,
7-15
EMB,
7-18
latency,
7-13
PAB,
7-8
SPORTs and USB,
14-3
USB DMA channel,
14-3
ARDY,
18-13
,
18-26
arithmetic
formats summary,
2-15
to
2-16
operations,
2-24
shifts,
2-1
Arithmetic Logic Unit (ALU),
2-1
,
2-24
to
2-32
arithmetic,
2-13
arithmetic formats,
2-15
data flow,
2-28
data types,
2-12
functions,
2-24
inputs and outputs,
2-24
instructions,
2-24
,
2-28
,
2-32
operations,
2-24
to
2-28
status,
2-22
,
2-28
arithmetic logic unit (ALU),
1-2
Arithmetic Shift (ASHIFT) instruction,
2-14
,
2-44
Arithmetic Status register (ASTAT),
2-23
ASIC/FPGA designs,
18-1
Assembly language,
2-1
ASTAT (Arithmetic Status register),
2-23
Asynchronous Controller,
1-13
asynchronous interfaces supported,
18-1
asynchronous memory,
1-2
interface,
18-9
PCI access,
13-43
region,
18-1
Asynchronous Memory Bank Address
Range (table),
18-9
Asynchronous Memory Bank Control
registers (EBIU_AMBCTLx),
18-12
asynchronous memory controller.
See
AMC
Asynchronous Memory Global Control
register (EBIU_AMGCTL),
18-10
Asynchronous Memory Interface Signals
(table),
18-5
asynchronous serial communications,
12-2
ASYNC memory banks,
18-3
atomic operations,
6-83
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...