ADSP-BF535 Blackfin Processor Hardware Reference
I-41
Index
transactions
(continued)
PCI outbound read and write,
13-6
types of PCI,
13-8
unsupported, PCI,
13-12
transceiver, USB,
14-1
transfer direction, USB,
14-31
transfer initiation from SPI master,
10-33
transfer latencies
PAB,
7-8
transfers, USB,
14-47
transfers supported (table),
5-14
transfer types, USB,
14-10
transmission error (TXE),
10-37
transmit and receive configuration registers
(SPORTx_TX_CONFIG,
SPORTx_RX_CONFIG),
11-9
Transmit Clock, serial (TCLKx) pins,
11-3
,
11-4
,
11-54
transmit collision error (TXCOL),
10-37
transmit enable,
11-12
Transmit Enable (TSPEN) bit,
11-7
,
11-8
,
11-9
,
11-12
Transmit Frame Sync Required (TFSR)
bit,
11-13
,
11-55
Transmit Frame Sync (TFSx) pins,
11-3
,
11-10
,
11-55
,
11-60
,
11-64
Transmit Holding Register Empty status
flag,
12-5
Transmit Serial Data Status (TXS) bits,
11-10
Transmit Underflow Status (TUVF) bit,
11-10
,
11-18
,
11-61
t
RAS
, 18-34
TRAS bits,
18-40
,
18-48
t
RC
, 18-35
t
RCD
, 18-35
TRCD bits,
18-40
t
RFC
, 18-36
t
RP
, 18-35
TRP bits,
18-40
,
18-48
TSCALE (Core Timer Scale register),
16-24
t
WR
, 18-35
TWR bits,
18-40
,
18-49
t
XSR
, 18-36
U
UART
clock rate,
7-3
,
8-2
control registers,
12-13
DMA receive registers,
12-19
sampling clock period,
12-6
standard,
12-1
timers,
12-1
Universal Asynchronous Receiver
Transmitter ports,
1-1
,
1-20
UART0 Infrared Control Register
(UART0_IRCR),
12-36
UART0 Infrared Control register
(UART0_IRCR),
12-36
UART0_IRCR (UART0 Infrared Control
register),
12-36
UART Baud Rate Examples (table),
12-12
UART DMA Receive Registers,
12-18
UART DMA Transmit Registers,
12-27
UART Port Controller,
12-1
UARTx,
12-30
UARTx_CONFIG_RX (UARTx Receive
DMA Configuration registers),
12-20
UARTx_CONFIG_TX (UARTx
Transmit DMA Configuration
registers),
12-29
UARTx control and status registers,
12-2
UARTx_COUNT_RX (UARTx Receive
DMA Count registers),
12-24
UARTx_COUNT_TX (UARTx Transmit
DMA Count registers),
12-32
UARTx_CURR_PTR_RX (UARTx
Receive DMA Current Descriptor
Pointer registers),
12-19
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...