ADSP-BF535 Blackfin Processor Hardware Reference
I-17
Index
interleave accesses,
18-32
Internal Address Mapping (table),
18-51
internal bank,
18-31
internal/external frame syncs.
See
frame
sync
internal interfaces,
7-1
internal memory,
1-7
Internal Receive Frame Sync Select (IRFS)
bit,
11-17
,
11-56
Internal Transmit Clock Select (ICLK) bit,
11-16
,
11-54
Internal Transmit Frame Sync Select
(ITFS) bit,
11-13
,
11-56
,
11-64
internal versus external frame syncs,
11-56
interrupt
for peripheral,
4-22
general-purpose,
4-22
initialization,
4-23
interrupt endpoint,
14-10
interrupt ID, core,
4-22
interrupt ID, peripheral,
4-22
interrupt lines, PCI,
13-17
,
13-43
Interrupt Processing Block Diagram,
4-21
Interrupt Processing Block Diagram
(figure),
4-21
interrupts,
4-1
alarm,
17-8
behavior and control, PCI,
13-17
control of system,
4-18
definition,
4-18
determining source of interrupt,
4-26
enabling and disabling,
6-85
general-purpose,
4-18
,
4-46
generated by peripheral,
4-20
global enabling and disabling,
4-34
handling instructions in pipeline,
4-54
hardware error,
4-44
masking, USB,
14-30
multiple sources,
4-21
nested,
4-33
interrupts
(continued)
non-nested,
4-48
PCI configuration,
13-42
peripheral,
4-18
PF pins,
15-1
processing,
4-3
,
4-20
processor,
15-5
self-nesting,
4-53
servicing,
4-46
shared,
4-29
signals, SPI,
10-6
sources, peripheral,
4-25
stopwatch,
17-8
timer,
16-7
USB,
14-12
,
14-22
,
14-24
,
14-37
USB buffer complete,
14-43
USB configuration change,
14-38
USB device suspended,
14-39
USB DMA bus error,
14-41
USB DMA comp,
14-41
USB endpoints,
14-27
USB endpoint x,
14-40
USB frame match,
14-40
USB memory controller error,
14-43
USB missed start of frame,
14-39
USB module,
14-4
USB multiple setup packets received,
14-43
USB packet complete,
14-42
USB reset signalling detected,
14-39
USB resume signalling,
14-39
USB setup packet received,
14-43
USB start of frame,
14-38
USB transfer complete,
14-42
USB transfers,
14-48
invalidating instructions,
4-8
invalid cache line (definition),
6-2
I/O Data Window, PCI,
13-6
I/O drivers, PCI,
13-44
I/O memory space,
1-10
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...