ADSP-BF535 Blackfin Processor Hardware Reference
I-29
Index
programmable flags
(continued)
shared pins,
3-14
slave select,
10-11
throughput,
15-11
programming model
cache memory,
6-9
EBIU,
18-7
PCI,
13-18
program sequencer,
4-1
program structures, nonsequential,
4-1
protected instructions,
3-4
protected resources and instructions,
3-4
protocols, standard, support for,
11-69
PSSE bit,
18-41
public instructions,
C-4
,
C-6
Pulse Width Count and Capture mode
(WDTH_CAP),
16-10
,
16-11
,
16-18
pulse width modulation,
16-14
Pulse Width Modulation mode
(PWM_OUT),
16-10
,
16-11
,
16-13
pushing, manual,
4-3
PWM_OUT (Pulse Width Modulation
mode),
16-10
,
16-11
,
16-13
PWM.
See
pulse width modulation
Q
quad 16-bit operations,
2-25
R
RAISE (Force Interrupt / Reset)
instruction,
3-4
range
CALL instruction,
4-11
conditional branches,
4-13
JUMP instructions,
4-11
RDIV
equation for value,
18-55
field,
18-54
,
18-70
read access, for EBIU asynchronous
memory controller,
18-12
read buffer miss,
18-73
read buffer operation,
18-72
read transfers to SDRAM banks,
18-68
Read/Write command,
18-78
Real-Time Clock.
See
RTC
Receive Clock, serial (RCLKx) pins,
11-3
,
11-4
,
11-54
Receive Enable (RSPEN) bit,
11-7
,
11-8
,
11-9
,
11-16
Receive Frame Sync Required Select
(RFSR) bit,
11-17
,
11-55
Receive Frame Sync (RFSx) pins,
11-3
,
11-55
,
11-63
Receive Overflow Status (ROVF) bit,
11-20
reception error (RBSY),
10-37
re-execution of instruction,
4-39
reflected wave switching, PCI,
13-44
refresh, parallel,
18-47
register file instructions,
2-8
register files,
2-5
to
2-10
register instructions, conditional branch,
4-10
register move,
4-13
registers
accessible in User mode,
3-4
and control, USB,
14-8
core,
A-1
to
A-12
memory-mapped,
A-1
to
A-12
,
B-1
to
B-35
product identification,
20-25
system,
B-1
to
B-35
register writes and effect latency,
11-50
replacement policy,
6-3
,
6-45
reserved SDRAM,
18-1
reset
Core Double-Fault,
3-13
Core-Only Software,
3-13
,
3-17
,
3-18
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...