Index
I-28
ADSP-BF535 Blackfin Processor Hardware Reference
PLL
(continued)
RTC interrupt,
8-14
,
8-19
RTC wake-up bit values,
8-14
SCLK derivation,
8-1
,
8-2
Sleep mode,
8-13
,
8-19
STOPCK bit,
8-15
UART clock rate,
8-2
USB clock input,
8-2
voltage control,
8-11
,
8-24
wake-up signal,
8-18
PLL Control register (PLL_CTL),
8-7
PLL_CTL (PLL Control register),
8-7
PLL_IOCK (Peripheral Clock Enable
register),
8-22
,
8-23
PLL_LOCKCNT (PLL Lock Count
register),
8-7
,
8-10
PLL Lock Count register
(PLL_LOCKCNT),
8-10
PLL_OFF bit,
8-8
PLL (phase-locked loop)
configuration,
3-14
PLL programming sequence,
8-17
PLL_STAT (PLL Status register),
8-7
,
8-9
PLL Status register (PLL_STAT),
8-7
,
8-9
Pointer Register File,
2-5
Pointer register modification,
5-12
Pointer registers,
2-6
,
3-4
polarity, programmable flags,
15-9
popping, manual,
4-3
port, serial presence detect,
18-34
post-increment addressing,
5-14
post-modify addressing,
5-1
,
5-4
,
5-7
,
5-11
post-modify buffer access,
5-7
power dissipation,
8-23
power domains,
8-23
PCI,
13-45
power-down warning, as NMI,
4-38
power management,
8-1
to
8-27
power sequencing,
13-45
power up,
18-32
sequence,
18-77
,
18-80
prebuffering, for isochronous USB
applications,
14-53
Precharge command,
18-33
,
18-76
Precharge delay, selecting,
18-48
prefetches, operation,
18-72
PREFETCH instruction,
6-9
,
6-47
pre-modify addressing,
5-1
pre-modify instruction,
5-11
prescaler, RTC,
17-1
primary registers,
2-6
private instructions,
C-4
probes, oscilloscope,
19-16
processor interrupts,
15-5
processor mode
determination,
3-1
Emulation,
3-9
figure,
3-2
identification,
3-2
IPEND interrogation,
3-1
Supervisor,
3-6
User,
3-3
processor state
Idle,
3-9
Reset,
3-10
product identification registers,
20-25
Program Counter register (PC),
4-2
PC-relative address,
4-10
PC-relative indirect JUMP and CALL,
4-12
PC-relative offset,
4-11
program flow,
4-1
Program Flow Variations (figure),
4-1
programmable flags,
1-2
,
1-21
,
15-1
edge sensitive,
15-10
latency,
15-11
level sensitive,
15-10
pins, interrupt,
15-1
polarity,
15-9
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...