ADSP-BF535 Blackfin Processor Hardware Reference
20-9
Blackfin Processor’s Debug
Figure 20-4. Watchpoint Instruction Address Control Register [15:0]
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
X
X
X
0
0
X
0
X
X
X
X
0
0
X
0
Watchpoint Instruction Address Control Register (WPIACTL)
WPPWR
0 - Watchpoint Unit disabled
1 - Watchpoint Unit enabled
WPIREN01
0 - Disable range comparison
1 - Enable range comparison:
(Start address = WPIA0,
End address = WPIA1)
WPIRINV01
WPIAEN0
0 - Disable instruction address
watchpoint, WPIA0
1 - Enable instruction address
watchpoint, WPIA0
WPIAEN1
0 - Disable instruction address
watchpoint, WPIA1
1 - Enable instruction address
watchpoint, WPIA1
WPICNTEN0
0 - Disable watchpoint
instruction address counter 0
1 - Enable watchpoint
instruction address counter 0
WPICNTEN1
0 - Disable watchpoint
instruction address counter 1
1 - Enable watchpoint
instruction address counter 1
EMUSW0
EMUSW1
0 - Match on WPIA1 causes an
exception event
1 - Match on WPIA1 causes an
emulation event
WPIREN23
0 - Disable range comparison
1 - Enable range comparison
(Start address = WPIA2,
End address = WPIA3)
WPIRINV23
WPIAEN2
0 - Disable instruction address
watchpoint, WPIA2
1 - Enable instruction address
watchpoint, WPIA2
WPIAEN3
0 - Disable instruction address
watchpoint, WPIA3
1 - Enable instruction address
watchpoint, WPIA3
WPICNTEN2
0 - Disable watchpoint
instruction address counter 2
1 - Enable watchpoint
instruction address counter 2
WPICNTEN3
0 - Disable watchpoint
instruction address counter 3
1 - Enable watchpoint
instruction address counter 3
EMUSW2
0 - Match on WPIA2 causes an
exception event
1 - Match on WPIA2 causes an
emulation event
0 - Match on WPIA0 causes an
exception event
1 - Match on WPIA0 causes an
emulation event
0 - Inclusive range comparison:
WPIA0<IA <= WPIA1
1 - Exclusive range comparison:
IA <= WPIA0 || IA >WPIA1
In range comparisons, IA = instruction address.
0 - Inclusive range comparison:
WPIA2<IA <= WPIA3
1 - Exclusive range comparison:
IA <= WPIA2 || IA >WPIA3
Reset = Undefined
0xFFE0 7000
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...