ADSP-BF535 Blackfin Processor Hardware Reference
4-37
Program Sequencer
The reset vector is determined by the ADSP-BF535 processor system. It
points to the start of the on-chip boot ROM, or to the start of external
asynchronous memory, depending on the state of the
BMODE[2:0]
pins.
Refer to
Table 4-10
.
If the
BMODE[2:0]
pins indicate either booting from flash or serial ROM,
the reset vector points to the start of the internal boot ROM, where a
small bootstrap kernel resides. The bootstrap code reads the System Reset
Configuration register (
SYSCR
) to determine the value of the
BMODE[2:0]
pins, which determine the appropriate boot sequence. For information
about the ADSP-BF535 processor boot ROM, see
“Booting Methods” on
page 3-17
.
If the
BMODE[2:0]
pins indicate to bypass boot ROM, the reset vector
points to the start of the external asynchronous memory region. In this
mode, the internal boot ROM is not used. To support reads from this
memory region, the external bus interface unit (EBIU) uses the default
external memory configuration that results from hardware reset.
Table 4-10. Reset Vector Addresses
Boot Source
BMODE[2:0]
Execution Start
Address
Bypass boot ROM; execute from 16-bit-wide exter-
nal memory (Async Bank 0)
000
0x2000 0000
Use boot ROM to boot from 8-bit flash
001
0xF000 0000
Use boot ROM to configure and load boot code
from SPI0 serial ROM (8-bit address range)
010
0xF000 0000
Use boot ROM to configure and load boot code
from SPI0 serial ROM (16-bit address range)
011
0xF000 0000
Reserved
100-111
N/A
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...