ADSP-BF535 Blackfin Processor Hardware Reference
10-5
SPI Compatible Port Controllers
Serial Peripheral Interface Slave Select Input
Signal
The
SPISS
signal is the SPI Serial Peripheral Slave Select Input signal.
This is an active-low signal used to enable an ADSP-BF535 processor
when it is configured as a slave device. This input-only pin behaves like a
chip select and is provided by the master device for the slave devices. For a
master device, it can act as an error signal input in case of the multimaster
environment. In multimaster mode, if the
SPISS
input signal of a master is
asserted (driven low), an error has occurred. This means that another
device is also trying to be the master device.
Master Out Slave In (MOSI)
The
MOSI
signal is the Master Out Slave In pin, one of the bidirectional
I/O data pins. If the ADSP-BF535 processor is configured as a master, the
MOSI
pin becomes a data transmit (output) pin, transmitting output data.
If the ADSP-BF535 processor is configured as a slave, the
MOSI
pin
becomes a data receive (input) pin, receiving input data. In an
ADSP-BF535 SPI interconnection, the data is shifted out from the
MOSI
output pin of the master and shifted into the
MOSI
input(s) of the slave(s).
Master In Slave Out (MISO)
The
MISO
signal is the Master In Slave Out pin, one of the bidirectional
I/O data pins. If the ADSP-BF535 processor is configured as a master, the
MISO
pin becomes a data receive (input) pin, receiving input data. If the
ADSP-BF535 is configured as a slave, the
MISO
pin becomes a data trans-
mit (output) pin, transmitting output data. In a ADSP-BF535 SPI
interconnection, the data is shifted out from the
MISO
output pin of the
slave and shifted into the
MISO
input pin of the master.
Only one slave is allowed to transmit data at any given time.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...