MemDMA Control Registers
9-38
ADSP-BF535 Blackfin Processor Hardware Reference
Destination Memory DMA Interrupt Register
(MDD_DI)
Figure 9-19
shows the Destination Memory DMA Interrupt register. The
related DMA register is described in
“Peripheral DMA IRQ Status Regis-
ter” on page 9-28
.
Figure 9-19. Destination Memory DMA Interrupt Register
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
0
1
0
0
Destination Memory DMA Interrupt Register (MDD_DI)
Interrupt on Completion
W1C
Reset = 0x0000
Interrupt on DMA Bus
Error - W1C
1 - Interrupt generated
at end of DMA
transfer sequence
1 - Bus error interrupt
generated because
of misaligned data
or illegal memory
access
0xFFC0 380E
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...