SDRAM Controller (SDC)
18-36
ADSP-BF535 Blackfin Processor Hardware Reference
t
RFC
.
Required delay between issuing an Auto-Refresh command and a Bank
Activate command and between issuing successive Auto-Refresh
commands. This delay is not directly programmable and is assumed to be
equal to t
RC
. The t
RC
delay must be satisfied by programming the
TRAS
and
TRP
fields to ensure that t
RAS
+ t
RP
t
RC
.
t
XSR
.
Required delay between exiting Self-Refresh mode and issuing the
Auto-Refresh command. This delay is not directly programmable and is
assumed to be equal to t
RC
. The t
RC
delay must be satisfied by program-
ming the t
RAS
and t
RP
fields to ensure that t
RAS
+ t
RP
t
RC
.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...