ADSP-BF535 Blackfin Processor Hardware Reference
18-15
External Bus Interface Unit
Figure 18-5. Asynchronous Memory Bank Control 1 Register
Asynchronous Memory Bank Control 1 Register (EBIU_AMBCTL1)
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
0
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
B3RDYPOL
B3TT[1:0]
B3ST[1:0]
B3RDYEN
B3HT[1:0]
B3RAT[3:0]
B3WAT[3:0]
Bank 3 write access time (number of
cycles AWE is held asserted).
0000 - Not supported.
0001 to 1111 - 1 to 15 cycles.
Bank 3 read access time (number of
cycles ARE is held asserted).
0000 - Not supported.
0001 to 1111 - 1 to 15 cycles.
Bank 3 hold time (number of cycles between AWE
or ARE deasserted, and AOE deasserted).
00 - 0 cycles.
01 - 1 cycle.
10 - 2 cycles.
11 - 3 cycles.
Bank 3 setup time (number of cycles after AOE
asserted, before AWE or ARE asserted).
00 - 4 cycles.
01 - 1 cycle.
10 - 2 cycles.
11 - 3 cycles.
Bank 3 memory transition time
(number of cycles inserted after
a read access to this bank, and
before a write access to this bank
or a read access to another bank).
00 - 4 cycles for bank transition.
01 - 1 cycle for bank transition.
10 - 2 cycles for bank transition.
11 - 3 cycles for bank transition.
Bank 3 ARDY polarity.
0 - Transition completes if ARDY
sampled low.
1 - Transaction completes if
ARDY sampled high.
Bank 3 ARDY enable.
0 - Ignore ARDY for accesses to
this memory bank.
1 - After access time countdown,
use state of ARDY to deter-
mine completion of access.
Reset = 0xFFC2 FFC2
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
1
1
1
1
1
1
1
1
1
1
0
0
0
0
1
B2RDYPOL
B2TT[1:0]
B2ST[1:0]
B2RDYEN
B2HT[1:0]
B2RAT[3:0]
B2WAT[3:0]
Bank 2 write access time (number of
cycles AWE is held asserted).
0000 - Not supported.
0001 to 1111 - 1 to 15 cycles.
Bank 2 read access time (number of
cycles ARE is held asserted).
0000 - Not supported.
0001 to 1111 - 1 to 15 cycles.
Bank 2 hold time (number of cycles between AWE
or ARE deasserted, and AOE deasserted).
00 - 0 cycles.
01 - 1 cycle.
10 - 2 cycles.
11 - 3 cycles.
Bank 2 setup time (number of cycles after AOE
asserted, before AWE or ARE asserted).
00 - 4 cycles.
01 - 1 cycle.
10 - 2 cycles.
11 - 3 cycles.
Bank 2 memory transition time
(number of cycles inserted after
a read access to this bank, and
before a write access to this bank
or a read access to another bank).
00 - 4 cycles for bank transition.
01 - 1 cycle for bank transition.
10 - 2 cycles for bank transition.
11 - 3 cycles for bank transition.
Bank 2 ARDY polarity.
0 - Transition completes if ARDY
sampled low.
1 - Transaction completes if
ARDY sampled high.
Bank 2 ARDY enable.
0 - Ignore ARDY for accesses to
this memory bank.
1 - After access time countdown,
use state of ARDY to deter-
mine completion of access.
0xFFC0 3C08
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...