Index
I-16
ADSP-BF535 Blackfin Processor Hardware Reference
ILAT (Core Interrupt Latch register),
4-32
illegal combination,
4-43
illegal use protected resource,
4-43
IMASK (Core Interrupt Mask register),
4-32
IMEM_CONTROL (Instruction Memory
Control register),
6-12
,
6-57
inbound operation, PCI,
13-10
inbound transactions
ADSP-BF535 processor as PCI target,
13-10
,
13-14
PCI, errors,
13-12
incrementing bursts,
13-9
index (definition),
6-2
indexed addressing,
5-9
,
5-14
with immediate offset,
5-11
Index registers (I[3:0]),
2-7
,
5-2
,
5-6
indirect addressing,
5-14
indirect branch,
4-10
Indirect Branch and Call,
4-11
inductance (run length),
19-15
initialization
of interrupts,
4-23
initialization, USB device,
14-46
input clock (CLKIN),
8-1
inputs and outputs,
2-24
Inserting Wait States using ARDY (figure),
18-27
instruction address,
4-3
Instruction Alignment Unit,
4-8
instruction bit scan ordering,
C-5
instruction cache
coherency,
6-23
Instruction Cacheability Protection
Lookaside Buffer Data registers
(ICPLB_DATAx),
6-67
Instruction Decode (DEC),
4-7
Instruction Fetch 1 (IF1),
4-7
Instruction Fetch 2 (IF2),
4-7
Instruction Fetch (Core I bus),
7-3
instruction fetches,
6-57
instruction fetch time loop,
4-17
instruction in pipeline when interrupt
occurs,
4-54
instruction loop buffer,
4-17
Instruction Memory Control register
(IMEM_CONTROL),
6-12
,
6-57
Instruction Memory Unit,
4-8
Instruction Pipeline,
4-7
instruction pipeline,
4-2
,
4-7
Instruction register,
C-2
,
C-4
instructions
ALU,
2-28
DAG,
5-16
,
5-17
instruction set,
1-24
interlocked pipeline,
6-78
load • store,
6-77
multiplier,
2-35
re-execution,
4-39
Register File,
2-8
,
2-9
shifter,
2-48
stored in memory,
6-77
synchronizing,
6-80
instruction set,
1-5
,
1-24
Instruction Test Command register
(ITEST_COMMAND),
6-27
Instruction Test Data registers
(ITEST_DATAx),
6-28
Instruction Test registers,
6-26
instruction watchpoints,
20-4
instruction width,
4-8
integer mode,
2-14
,
2-16
,
D-5
integers, multiplication,
2-42
interconnect routing,
7-6
interfaces,
7-7
external memory,
18-5
internal,
7-1
USB,
14-12
Interface Signals, Asynchronous Memory
(table),
18-5
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...