Index
I-44
ADSP-BF535 Blackfin Processor Hardware Reference
UARTx Transmit DMA Descriptor Ready
registers
(UARTx_DESCR_RDY_TX),
12-34
UARTx Transmit DMA IRQ Status
Registers (UARTx_IRQSTAT_TX),
12-35
UARTx Transmit DMA IRQ Status
registers (UARTx_IRQSTAT_TX),
12-35
UARTx Transmit DMA Next Descriptor
Pointer Registers
(UARTx_NEXT_DESCR_TX),
12-33
UARTx Transmit DMA Next Descriptor
Pointer registers
(UARTx_NEXT_DESCR_TX),
12-33
UARTx Transmit DMA Start Address
High Registers
(UARTx_START_ADDR_HI_TX),
12-30
UARTx Transmit DMA Start Address Low
Registers
(UARTx_START_ADDR_LO_TX),
12-31
UARTx Transmit DMA Start Address Low
registers
(UARTx_START_ADDR_LO_TX),
12-31
UARTx Transmit Holding Registers
(UARTx_THR),
12-5
UARTx Transmit Holding registers
(UARTx_THR),
12-5
UARTx Transmit Shift registers
(UARTx_TSR),
12-5
UARTx_TSR (UARTx Transmit Shift
registers),
12-5
UDC,
14-1
clock control,
14-7
clocking,
14-13
UDC
(continued)
configuration,
14-44
device software,
14-12
module in USB,
14-6
UDC Endpoint Buffer register,
14-35
unbiased rounding,
2-18
unconditional branches
branch latency,
4-14
branch target address,
4-14
undefined instruction,
4-43
underrun, USB buffer,
14-43
unframed/framed, serial data,
11-55
Universal Asynchronous Receiver
Transmitter (UART) ports,
1-1
,
1-20
Universal Serial Bus.
See
USB
unpacking data, multichannel DMA,
11-68
Unrecoverable Event,
4-42
unsigned numbers,
2-4
,
2-11
USB,
1-15
,
14-1
alternate interface number,
14-19
base address,
14-25
,
14-26
buffer chip,
14-13
buffer length for data transfers,
14-34
buffer overrun,
14-43
buffer underrun,
14-43
bulk data transfers,
14-11
,
14-49
bulk in,
14-50
bulk out,
14-51
clock domains,
14-5
clocking,
14-13
clock speed,
14-13
command sequences,
14-12
configuration,
14-2
,
14-12
configuration number,
14-19
connection to the PAB,
14-8
control data transfers,
14-11
control transfer problems,
14-59
control transfers,
14-56
control transfer with data phase,
14-58
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...