ADSP-BF535 Blackfin Processor Hardware Reference
4-33
Program Sequencer
When an event is serviced, its corresponding bit in
ILAT
is cleared. The
RAISE N
instruction causes specific bits in
ILAT
to be set and can trigger
only events
IVG15-IVG7
,
IVTMR
,
IVHW
,
NMI
and
RST
.
Only the JTAG
TRST
pin can clear
ILAT[0]
.
Core Interrupts Pending Register (IPEND)
The
IPEND
register keeps track of all currently nested interrupts (see
Figure 4-14
). Each bit in
IPEND
indicates that the corresponding interrupt
is currently active or nested at some level. It may be read in Supervisor
mode, but not written. The
IPEND[4]
bit is used by the Event Controller
to temporarily disable interrupts on entry and exit to an interrupt service
routine.
When an event is processed, the corresponding bit in
IPEND
is set. The
least significant bit in
IPEND
that is currently set indicates the interrupt
that is currently being serviced. At any given time,
IPEND
holds the current
status of all nested events.
Figure 4-13. Core Interrupt Latch Register
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
X
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Core Interrupt Latch Register (ILAT)
RST (Reset) - RO
NMI (Non-Maskable Interrupt) - RO
EMU (Emulation) - RO
IVHW (Hardware Error)
Reset = 0x000X
EVX (Exception) - RO
IVTMR (Core Timer)
IVG7
IVG8
IVG15
IVG14
IVG13
IVG12
IVG11
IVG10
IVG9
Reset value for bit 0 is emulator-dependent. For all bits, 0 - Interrupt not latched, 1 - Interrupt latched.
0xFFE0 210C
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...