ADSP-BF535 Blackfin Processor Hardware Reference
I-33
Index
setting SPORT modes,
11-8
set up
for EBIU asynchronous memory
controller,
18-12
SDC,
18-70
SDRAM clock enables,
18-43
setup packet, USB,
14-27
shared interrupt,
4-29
,
4-52
shifter,
1-2
,
2-1
,
2-44
to
2-48
data types,
2-14
immediate shifts,
2-45
,
2-46
operations,
2-44
register shifts,
2-46
status flags,
2-48
three-operand shifts,
2-46
two-operand shifts,
2-45
short jump (JUMP.S) instruction,
4-11
SIC,
4-25
SIC_IAR0 (System Interrupt Assignment
register 0),
4-29
SIC_IAR1 (System Interrupt Assignment
register 1),
4-30
SIC_IARx (System Interrupt Assignment
registers),
4-29
SIC_IMASK (System Interrupt Mask
register),
4-27
,
16-7
SIC_ISR (System Interrupt Status register),
4-25
SIC_IWR (System Interrupt Wakeup
Enable register),
4-24
Signal,
19-15
signal integrity,
19-15
signed numbers,
2-3
sign extending data,
2-10
SIMD video ALU operations,
2-32
single 16-bit operations,
2-25
single-master, multiple-slave SPI
configuration diagram,
10-15
Single Step exception,
4-43
slaves
DAB,
7-14
EAB,
7-17
EBIU,
18-4
EMB,
7-18
PAB,
7-9
slave select, SPI,
10-11
Sleep mode,
1-23
SNEN bit,
4-53
software interrupt handlers,
4-18
Software Reset Register (figure),
3-16
Software Reset register (SWRST),
3-16
Software Resets and Watchdog Timer,
3-14
Source Memory DMA Configuration
register (MDS_DCFG),
9-39
Source Memory DMA Current Descriptor
Pointer register (MDS_DCP),
9-43
Source Memory DMA Descriptor Ready
register (MDS_DDR),
9-42
Source Memory DMA Interrupt register
(MDS_DI),
9-43
Source Memory DMA Next Descriptor
Pointer register (MDS_DND),
9-42
Source Memory DMA Start Address High
register (MDS_DSAH),
9-41
Source Memory DMA Start Address Low
register (MDS_DSAL),
9-41
Source Memory DMA Transfer Count
register (MDS_DCT),
9-40
speech compression routines,
2-21
SPI
beginning and ending transfers,
10-38
block diagram,
10-2
clock phase,
10-28
,
10-30
,
10-32
clock polarity,
10-28
,
10-32
data transfer,
10-3
detecting transfer complete,
10-15
error signals,
10-6
,
10-35
interrupt signals,
10-6
Master mode,
10-3
,
10-32
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...