ADSP-BF535 Blackfin Processor Hardware Reference
6-39
Memory
Table 6-6
shows how the sub-bank organization is mapped into memory.
Figure 6-12
describes the L1 Data Memory architecture.
Table 6-6. L1 Data Memory SRAM Sub-Bank Start Addresses
Memory
Sub-Bank
Data Bank A
Data Bank B
0
0xFF80 0000
0xFF90 0000
1
0xFF80 1000
0xFF90 1000
2
0xFF80 2000
0xFF90 2000
3
0xFF80 3000
0xFF90 3000
Figure 6-12. L1 Data Memory Architecture
16 KB
DATA BANK A
16 KB
DATA BANK B
4 KB
SRAM
FILL A
FILL B
DMA A
DMA B
DATA 0
DATA 1
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...