ADSP-BF535 Blackfin Processor Hardware Reference
10-25
SPI Compatible Port Controllers
SPIx DMA Descriptor Ready Register (SPIx_DESCR_RDY)
The
SPIx_DESCR_RDY
register, shown in
Figure 10-16
, is used to reactivate
a descriptor fetch in the event of a stall (
DOWN
= 0). Write a 1 to bit 0 to
reactivate a descriptor fetch.
Figure 10-16. SPIx DMA Descriptor Ready Register
Table 10-16. SPIx DMA Descriptor Ready Register MMR Assignments
Register Name
Memory-Mapped Address
SPI0_DESCR_RDY
0xFFC0 320C
SPI1_DESCR_RDY
0xFFC0 360C
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reactivate Descriptor Fetch
Reset = 0x0000
SPIx DMA Descriptor Ready Register (SPIx_DESCR_RDY)
For MMR
assignments, see
Table 10-16
.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...