Index
I-10
ADSP-BF535 Blackfin Processor Hardware Reference
DMA
(continued)
Configuration Word,
9-6
controller,
9-1
control registers,
9-16
to
9-30
data misalignment,
9-46
data size,
9-7
data transfer direction,
9-7
data transfer types,
9-1
descriptor based operation,
9-10
descriptor block structure,
9-4
DMA capable peripherals,
9-1
flow diagram,
9-11
illegal memory access,
9-46
linked list,
9-4
memory access, illegal,
9-46
Memory DMA,
9-31
to
9-44
mode,
12-17
parameter sets,
9-2
peripheral dependent control bits,
9-8
peripheral dependent functionality,
9-7
peripheral dependent status bits,
9-8
serial port,
11-69
stalls,
7-12
DMA Bus Address Comparator register
(DB_ACOMP),
20-28
,
20-29
DMA Bus Control Comparator register
(DB_CCOMP),
20-28
,
20-29
DMA bus (DAB),
7-10
DMA bus error, USB,
14-41
DMA Bus.
See
DAB
DMA capable peripheral,
12-1
DMA channel,
1-2
DMA_COMP interrupt,
14-41
DMA Configuration register,
9-16
DMA controller,
1-11
DMA control registers (table),
9-30
DMA Current Descriptor Pointer register,
9-26
DMA_DBP (DMA Descriptor Base
Pointer register),
9-24
DMA Descriptor Base Pointer register
(DMA_DBP),
9-24
DMA Descriptor Ready register,
9-25
DMA_ERROR interrupt,
14-41
DMA IRQ Status register,
9-28
DMA Master Channel, configuring,
14-24
DMA Master Channel Base Address High
register (USBD_DMABH),
14-26
DMA Master Channel Base Address Low
register (USBD_DMABL),
14-25
DMA Master Channel Configuration
register (USBD_DMACFG),
14-24
DMA Master Channel Count register
(USBD_DMACT),
14-26
DMA Master Channel DMA Interrupt
register (USBD_DMAIRQ),
14-27
DMA Master Channel module,
14-5
DMA Master module, USB,
14-9
DMA Mode,
12-17
DMA Next Descriptor Pointer register,
9-23
DMA registers, USB,
14-15
DMA Start Address registers,
9-21
DMA Transfer Count register,
9-19
DMA transfers, USB,
14-33
DMEM_CONTROL (Data Memory
Control register),
6-12
,
6-57
double-fault condition,
4-36
DPMC (Dynamic Power Management
Controller),
4-24
,
8-2
,
8-11
DQM Data I/O Mask function,
18-31
DRAM (dynamic random-access memory),
1-2
DSP Device ID register (DSPID),
20-27
DSPID (DSP Device ID register),
20-27
DTEST_COMMAND (Data Test
Command register),
6-49
DTEST_DATAx (Data Test Data
registers),
6-49
dual 16-bit operations,
2-25
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...