ADSP-BF535 Blackfin Processor Hardware Reference
12-23
UART Port Controller
UARTx Receive DMA Start Address Low Registers
(UARTx_START_ADDR_LO_RX)
Figure 12-15
shows the UARTx Receive DMA Start Address Low
registers.
Figure 12-15. UARTx Receive DMA Start Address Low Registers
Table 12-17. UARTx Receive DMA Start Address Low Register MMR
Assignments
Register Name
Memory-Mapped Address
UART0_START_ADDR_LO_RX
0xFFC0 1A06
UART1_START_ADDR_LO_RX
0xFFC0 1E06
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
UARTx Receive DMA Start Address Low Registers (UARTx_START_ADDR_LO_RX)
Writable if autobuffering mode is enabled, otherwise RO.
DMA Start Address[15:0]
Reset 0x0000
For MMR assignments,
see
Table 12-17
.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...