Dynamic Power Management Controller
8-14
ADSP-BF535 Blackfin Processor Hardware Reference
Deep Sleep Mode
The Deep Sleep mode maximizes power savings by disabling the PLL,
CCLK
and
SCLK
. In this mode, the processor core and all peripherals except
the Real-Time Clock (RTC) are disabled. DMA is not supported in this
mode.
In the Deep Sleep mode, the
DEEP_SLEEP
output pin is asserted. The Deep
Sleep mode can only be exited by an RTC interrupt or hardware reset
event. An RTC interrupt causes the processor to transition to the Active
mode; a hardware reset begins the hardware reset sequence. For more
information about hardware reset, see
“Hardware Reset” on page 3-13
.
Note that an RTC interrupt in the Deep Sleep mode automatically resets
some fields of the PLL Control register (
PLL_CTL
), as shown in
Table 8-4
.
When in the Deep Sleep operating mode, clocking to the SDRAM
is turned off. Software should ensure that important information in
SDRAM is saved to a non-volatile memory before entering the
Deep Sleep mode.
Operating Mode Transitions
Figure 8-5
graphically illustrates the operating modes and allowed transi-
tions among them. In the diagram, an ellipse represents an operating
mode. Thin arrows between the ellipses show the allowed transitions into
and out of each mode.
Table 8-4. PLL Control Register Values after RTC Wake-up Interrupt
Field
Value
PLL_OFF
0
STOPCK
0
PDWN
0
BYPASS
1
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...