Index
I-32
ADSP-BF535 Blackfin Processor Hardware Reference
SDRAM
(continued)
read transfers,
18-68
read/write,
18-78
reserved,
18-1
sizes supported,
6-55
,
18-28
start addresses,
18-1
supported configurations,
19-11
throughput,
18-81
timing specifications,
18-80
SDRAM Address Mapping,
18-68
SDRAM controller.
See
SDC
SDRAM Control Status register
(EBIU_SDSTAT),
18-53
SDRAM External Bank Address Decode,
18-56
SDRAM Interface Signals (table),
18-6
SDRAM Memory Bank Control register
(EBIU_SDBCTL),
18-49
SDRAM Memory Global Control register
(EBIU_SDGCTL),
18-37
SDRAM Refresh Rate Control register
(EBIU_SDRRC),
18-54
Selecting the Activate Command Delay
(TRAS),
18-47
self-nesting mode for interrupts,
4-53
Self-Refresh command,
18-79
Self-Refresh mode,
18-34
entering,
18-44
exiting,
18-44
semaphores,
19-6
example code,
19-7
sensitivity, programmable flags,
15-10
SEQSTAT (Sequencer Status register),
4-4
Sequencer,
4-8
sequencer registers accessible in User mode,
3-4
Sequencer-Related Registers,
4-3
Sequencer Status Register (SEQSTAT),
4-4
Sequencer Status register (SEQSTAT),
4-4
Serial communications,
12-2
serial communications,
12-2
Serial Peripheral Interface Clock signal
(SCK),
10-2
,
10-4
,
10-28
,
10-30
,
10-31
,
10-36
Serial Peripheral Interface Slave Select
Input signal (SPISS),
10-5
,
10-13
,
10-14
,
10-28
Serial Peripheral Interface (SPI) ports,
1-1
,
1-19
serial port,
1-2
,
1-17
,
11-1
,
11-7
,
11-50
channels,
11-61
clock,
11-2
,
11-50
,
11-51
,
11-54
companding,
11-53
data buffering,
11-18
data formats,
11-52
,
11-53
enable/disable,
11-7
frame sync,
11-56
,
11-58
internal memory access,
11-69
modes, setting,
11-8
multichannel operation,
11-61
to
11-68
sampling,
11-57
single-word transfers,
11-69
termination,
11-70
window,
11-65
word length,
11-52
serial port (SPORT) pins, table,
11-3
serial presence detect port,
18-34
serial ROM,
18-34
serial scan paths,
C-4
Serial Word Length Select (SLEN) bits,
11-13
,
11-17
,
11-52
restrictions,
11-52
word length formula,
11-52
service, type of exception,
4-39
servicing interrupt,
4-46
Servicing Interrupts,
4-46
set
definition,
6-3
set-associative (definition),
6-3
setting EBUFE,
18-45
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...