Index
I-26
ADSP-BF535 Blackfin Processor Hardware Reference
PCI_IBAP (PCI Outbound I/O Base
Address register),
13-23
PCI_ICTL (PCI Interrupt Controller
register),
13-22
PCI Inbound I/O Base Address register
(PCI_TIBAP),
13-25
PCI Inbound Memory Base Address
register (PCI_TMBAP),
13-25
PCI Interrupt Controller register
(PCI_ICTL),
13-22
PCI Local Bus Specification Rev. 2.2,
13-2
PCI_MBAP (PCI Outbound Memory Base
Address register),
13-23
PCI Memory Map (figure),
13-4
PCI memory space,
18-3
PCI Outbound I/O Base Address register
(PCI_IBAP),
13-23
PCI Outbound I/O Configuration Address
register (PCI_CBAP),
13-24
PCI Outbound Memory Base Address
register (PCI_MBAP),
13-23
PCI (Peripheral Component Interconnect)
bus,
1-2
PCI Reset bit,
13-17
PCI space,
18-3
PCI Specification,
13-2
PCI_STAT (PCI Status register),
13-21
PCI Status register (PCI_STAT),
13-21
PCI_TIBAP (PCI Inbound I/O Base
Address register),
13-25
PCI_TMBAP (PCI Inbound Memory Base
Address register),
13-25
PCI-to-PCI bridge,
13-15
PC-Relative Indirect Branch and Call,
4-12
PDWN bit,
8-8
performance
DAB,
7-11
EAB,
7-15
EAB estimates (table),
7-15
EMB,
7-18
performance
(continued)
PAB,
7-8
programmable flags,
15-11
SDRAM,
18-81
Performance Monitor Control register
(PFCTL),
20-20
Performance Monitor Counter registers
(PFCNTRx),
20-20
Performance Monitoring Unit,
20-19
to
20-24
peripheral
configuring for an IVG priority,
4-31
interrupt generated by,
4-20
interrupt sources,
4-25
supporting interrupts,
4-22
timing,
7-3
waking up core,
4-24
peripheral bus interface
USB,
14-10
Peripheral Bus (PAB)
Performance,
7-8
peripheral bus (PAB),
7-8
Peripheral Bus.
See
PAB
Peripheral Clock Enable register
(PLL_IOCK),
8-22
,
8-23
peripheral clocking,
8-22
peripheral DMA Configuration register,
9-16
peripheral DMA control registers (table),
9-30
peripheral DMA Current Descriptor
Pointer register,
9-26
peripheral DMA IRQ Status register,
9-28
peripheral DMA Next Descriptor Pointer
register,
9-23
peripheral DMA Start Address registers,
9-21
peripheral DMA Transfer Count register,
9-19
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...